Home

HP E1399A Description - Artisan Technology Group

image

Contents

1. Reference HP Part Number Description Designator RP25 1810 0279 Resistor Network 9 by 4 7kOhms SP1 3101 3066 Switch DIP 8 rocker 0 05A 30VDC U11 1820 3975 IC 74HC541 Octal Line Driver U20A 9C 1820 4242 IC 74HCT14 Schmitt Trigger Inverter U17 18 1820 3631 IC 74HCT688N 8 bit Magnitude Comparator U7 8 1820 3079 IC 74HC138N 3 to 8 Line Decoder U15 1820 4147 IC 74HCT573 Octal D Type Latch LWORD AMO AMT AM2 AM3 irc U18 Im uc U17 AM4 A8 2 AM3 2 59 AMS Nato 4 AMI 4 M 002 AMO 6 p2 Hio s uc e NS 44 IACK poz P4 P4 47 13 ps AIS 13105 12 15 56 Al4 15 oc Ag 17 p7 AM5 17 p7 P Q 4P Q 19 a T 00 400 01 3101 A3 1 Tay 45V 702 re 20 203 A5 131204 12104 A6 7 14 gs 14 os 47 12 16 16 AS 40 07 Q7 410 AM TOUR PIACK A12 RP25 from U8 A13 FIR 115 617 8 9 o 1 A14 25 o gt G1 U18 A15 6 9 OZ UNAG 19 6 8 9 172 75 m 1 2 3 4 5 6 7 8 6 Aa y lie 080 2n 1 3 42 Y2 17 B1 i L Ji A B y3 E8 tea 44 y4 19 Da 10 6 A5 vs l4 084 gt DATA BUS DRIVERs y i ve 13 D85 A y l2 086 13 3 ag ye Ut DBZ CADDR ENABLE LINES H
2. DBEN DBO DB7 WRITE FROM U6 FROM LOGICAL ADDRESS SELECT ACKADDR 5V Rp32 Rp26 3 il 47 47K 1 DB15 087 DB13 DB12 18 DB15 17 14 A2 B2 i SE a oso f p 8 16 DBIS AS BS o pes Y pB1__9 1 1 M u Pm 0 088 Jogo 10 A5 Bose e A6 86 13 0810 47 8712089 AB 88 11 DB ft hi 1 be ls D4 bs D6 loz La 1 us ais TO FROM CONFIGURATION REGISTERS E1399 fig2 7 Figure 2 7 Data Bus Drivers Table 2 4 shows the status register bit definitions See Chapter 3 Using the HP E1399A for additional information on using the status register Refer to the V XIbus Specification Section C 2 1 1 2 for detailed information concerning status register implementation restrictions Table 2 4 Status Register Bit Definitions Data Bit s Definitions SRO SR1 Device Dependent User assignable SR2 0 Failed Executing Self test 1 Passed Self test SR3 If 0 and Passed bit 1 Extended Self test active SR4 SR7 Device Dependent User assignable As shown in Figure 2 8 the status register circuitry consists primarily of the data bus line Driver U14 and a resistor network Table 2 5 shows the parts list for the status register The status register is enabled duri
3. 15 1 32 ye iz 1 I 2 4 3p 30117 Ag Y 13 o 3 ool Al Ya HS 2 i 3 4015 J e aps 15 M9 j 413 Slag ITI 3 4 E 15 n ro 5 12 6 14 4 l 50 50 E oz Lo A5 15 1 5 70 604 L Ya i 3 8 ool 7 A6 vell 5 io 75 Aca mis Ho o2 gt ni JM14 gt Al i 80 80 9 GAG 1 MC T 8 8 lt 1 2 i DVB 15 0 I I RPI ms 4 1K AI Ll NOTE PUCK O PACK 18 NOR LATCHe with EN for EDGE LATCH signal SHEET O LATCH 8 SYSFINH OSET 1 EN pane 4 W510 uso vp SYSFAIL 210 SYSFAL 0352 ware MATE Xa 1 YO SYSRESET SYSRESET 321A ACKADDR ACKADOR i DTACKINH A O DTACKINH 4 HRESET X 13 SEED RG y y CRESET OIRO starus Ls U218 me CRESET gt 45V REGISTER REGISTER 1 Gi 14 U15 a PONE IF lo n SS am Dig 7 al D 4 o Yi 10 10 2 lacio o Saz y2 HZ ANS 2120 203 O CONTROL 3 EE Yo PASSED 0 hs 316 5 250 30 6 O CONTROL S hock 4 AKN EXTENDED O ET va LS LN Bap 40S CONTROL 7 de Blas STATUS 4 O vs H4 i n Ir 50 50 O CONTROL 5 AS Ye 6D 6 ROL 4 amk e DO OO 1 8147 y H2 SANZ 1270 ES 16 BORN DTKINH 8j In IM 18 19 BITE STATUS 7 O AB Ya 80 80 SL ll ps 80 10 ps0 cik 2 CLK O E 0000000000000 LL LLLLLLLLL MNEMONIC DERNITIONS Pack Ed Buck WE BACKPLANE OUTPUT IRQ LEVEL SELECT i ABN Address Bus IRQX 5 Ea poca l AM 5 0 Address Modifier Bus WCKOUT S AEKONT I La JMI5 Address Strobe DTACK IC I 2 4X noble Lines
4. 5VDC standby unfused 12 HP E1399A Introduction Chapter 1 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com HP E1 399A An overview of the HP E1399A hardware features follows Hardware Features e Connectors Two 96 pin DIN connectors are provided with the module P1 connects to the VXI backplane while J1 allows connection of devices from the front of the board or connection of an E1399A terminal card e Component Area An area of approximately 220 cm 34 in is available on the module to install your own custom circuitry This area does not include the portion of the circuit board required by the backplane interface components Component Height Lead Length The maximum component height allowed above the circuit board is 12 7 mm 0 5 in The maximum component lead length allowed below the circuit board is 1 3mm 0 05 in Warning Since the inputs to the HP1399A Breadboard Module are through a 96 pin connector and a terminal card assembly limit voltage to 250Vdc 250Vrms Chapter 1 HP E1399A Introduction 13 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com 14 HP E1399A Introduction Chapter 1 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Chapter 2 Configuring the HP E1399A This Chapter contains a detailed hardware description of the breadbo
5. fold here NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES BUSINESS REPLY MAIL lt FIRST CLASS PERMIT NO 37 LOVELAND CO E HA POSTAGE WILL BE PAID BY ADDRESSEE o A HEWLETT PACKARD COMPANY Measurement Systems Division e Learning Products Department P O Box 301 Loveland CO 80539 9984 Hold dildo d a fold here Please pencil in one circle for each statement below Disagree _ _ Agree The documentation is well organized 0 0 0 0 0 e Instructions are easy to understand O 0 0 0 0 e The documentation is clearly written O O 0 0 0 e Examples are clear and useful 0 0 0 0 0 e llustrations are clear and helpful 0 0 0 0 0 The documentation meets my overall expectations O 0 0 0 0 Please write any comments or suggestions below be specific Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com 8 HP E1399A Register Based Breadboard Module User s Manual Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Chapter 1 HP E1399A Introduction Manual Contents This manual has three chapters and two appendixes e Chapter 1 Introduction summarizes manual contents warranty status and specification compliance It also includes an overall description of the module e Chapter 2 Configuring the HP E1399A describes module hardware and dimensions and disc
6. A rtisan Artisan Technology Group is your source for quality Technology Group new and certified used pre owned equipment FAST SHIPPING AND SERVICE CENTER REPAIRS WE BUY USED EQUIPMENT DELIVERY Experienced engineers and technicians on staff Sell your excess underutilized and idle used equipment TENS OF THOUSANDS OF at our full service in house repair center We also offer credit for buy backs and trade ins IN STOCK ITEMS www artisantg com WeBuyEquipment EQUIPMENT DEMOS HUNDREDS OF InstraV ea REMOTE INSPECTION LOOKING FOR MORE INFORMATION MANUFACTURERS Remotely inspect equipment before purchasing with Visit us on the web at www artisantg com 7 for more our interactive website at www instraview com information on price quotations drivers technical LEASING MONTHLY specifications manuals and documentation RENTALS ITAR CERTIFIED CEP BAD tia Contact us 888 88 SOURCE sales artisantg com www artisantg com Contents HP E1399A Breadboard Module User s Manual e ds Gey Re A BE Ook GD eR ob eH GS a e eww S 3 pb oc hot e eae Cee de T7 4 Salely Symbols sides SHEE A E ARE EOE EO OEE SOS OES 4 Declan of Camron ss a kt ke o Ur po obe e ev 0e pee 3 Reader Comment SINGLE sida oe eh dose oo oru e po Dba 7 1 AP DHEOGOHOBOU qu 3 uoa e Se Se ERE ERE SERRE RES 9 Mama COGS AA ge Ge este Des b Sede te ed 9 Specification Compliance Warranty 2 cc sese eRe xx 9 HPEI3
7. I I I Ud 1 I imor V16 I f 1 L l 2 ai 81 l RP26 I 3 82 47K l 243 83 Stag 84 1 l 5 15 85 i Z 6 86 BAT 87 208 88 AAA l Figure B 1 HP E1399A Breadboard Schematic 1 of 2 54 HP E1399A Parts List Schematic Appendix B Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com PS ml n cl rl Dc cd Dc D d D Cc cda ran 7 ADDRESS LATCH if V8 vole Mentes ee I yi P l Device Type L BASE 2 gt B Y 13 Status Control L BASE 4 usc i ap BASE 6 5 6 Ya BASE 8 gt een Y zo BASE 10 i 5 Yo i BASE 12 1 SB pl t BASE 14 i 4 2 UN La 4 l WS DEVICE TYPE LCADDR REGISTER T Ec 15 lr o 10 LEN G2 52 T woa 4 Dio 5 1 16 18 0 10 10 o Al n 1 3120 20118 il Y vp 1 205
8. matt R Ws 81414 cial AM 5 RP25 4135 GROUND grs 47 4 1K AlE omacke gre 48 AMO 616120 A17 LL GROUND 817 29 AM 1 c17 81 arg SO AM 2 618 82 ara 12 GROUND pio ST AM 3 c19 83 azo 20 ACK Bzg 2 GROUND falas 1221 CRI ERE ce ES 407 22 ACKOUTA 54 SERDATA 288 23 AM 4 55 GROUND 87 A 15 AU 825 C25 AM 5 0 gt Ma 2E 0 B24 56 RQ7 gt 64 5400 aa aps 25 6 aos 37 ROS cos 89 4 13 LWORD 26 5 58 IRQS 90 4 12 PACK PAK X AS Ala 926 50 Rat SIN Uf BR S 827 coz A01 INTERRUPT VECTOR 28 M3 60 IRQ3 92 A 10 REGISTER LOW VID aB HE 8281 8 ago 129 M2 Bag 51 RQ2 cao 33 A9 30 A1 62 IRQI 94 8 pmo um 11 430 830 C30 1 ASE EAR E HS CA AR Lo7Y jo e 2 4 AD 832 c Polon 1 C RTE 8 o Y a y 3 loo 42 y SYSRESEL 6 MIA A3 Y3 ACKADDR xk Lo _ ot 5 12 5 5 m Ya DTACKINH Mise a5 Y5 3 15 SY 46 Y6 2 a7 Y GROUND pee ls M 1 VME BACKPLANE INPUT BUFFERS U20E SYSRESET gt PL An tiay t EL 21 i JACION xk U208 as DELS 3 gt o AS 1 CADDR U20F 1 DTACKINH Reta A 1 WRITE ost DELI 9 E 090 031 AO I u20c cK Dsog gt PL i Star Yok l l SYscuc DELO AA ultimum ee O rea 4 IDATA BUS BUFFERS 19 b Inor Y 16 DWE 15 0 1 1 2 ni 81 RP32 3 la T i l 4a B3 l Slag 84 I I 6 45 85 1 16 86 l Bar 87 i 218 88
9. LATCH ESL iuro 1 amo ee go open E 6 Den T nee CONTROL E 2 oL 21805 RQ3 CONTROL J 5V 2 M23 ROS I CRESER Control Reset o Tal Qi BLESS ga l DEN Data Bus Enable M24 20 ol PLIES ings DTACKe Data Transfer Acknowledge i 2425 4 DTACKINH i 4 Fase IRQ6 DVB 15 0 Buffered VME Dato Bus 15 t T 1 AME 1 HRESET Hardware Reset DK ACK Interrupt Acknowledge I FL22S WCKOUT IACKINe Interrupt Acknowledge In ACKOUTs Interrupt Acknowledge Out r 1 IRQ Interrupt Request IRQX IRQI IRQ7 R27 5V 5V 5V LATCH Latch ficw Leo flow Pon bee i unen Gur ctr L Gur O 1uF PASSED Passed Self Test Fla E A A E l PIACK Peripheral Interrupt Acknowledge l 2 2 2 2 2 l USE l RW 10 STATUS 7 0 SYSCLK System Clock y T SYSFAIL system Fail tot I l SYSFAIL INHIBIT System Foil Inhibit eca 645 046 1 SYSRESET System Reset aut nr 12 Wire I 2 l I l l Figure B 1 HP E1399A Breadboard Schematic 2 of 2 Appendix B HP E1399A Parts List Schematic 55 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com 56 HP E1399A Parts List Schematic Appendix B Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com A Access Points 35 Address Lines 10 22 Backplane Buffering 12 BAckplane Connec
10. After PIACK goes low true and before it goes high false release IRQ or another interrupt will be generated 3 If you do not implement the interrupter capability leave the jumper between IRQ and GND intact 4 Your system controller and or interrupt handler must react to the signal timing in the Interface IC U6 for the IRQ and DTACK state machines as shown in Figure 3 5 5 The circuitry provided implements a read operation for only the lower 8 bits of status ID during the interrupt acknowledge cycle using PIACK to enable buffer U11 If you want to use the upper 8 bits also you must provide an additional buffer to the internal data bus that is enabled by PIACK low true and DS1 low true 44 Using the HP E1399A Chapter 3 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com R Wx SYSCLK 16MHz AS IRQ IRQX IACKIN VME address D8 D16 interrupt acknow edge cycle responding l ANN A A valid ACKADDR N PIACK o DSO DSO DS1 KK I Data valid on VME bus DBEN DTAC 40 62 5 e 3625 62 5 62 5 625 15 15 A DTACKINH high will hold E1399 63 5 DTACK cycle here until DTACHINH goes low sync with SYSCLOCK Figure 3 5
11. Safe Device Dependent User assignable 1 Enable access to A24 A32 Registers 0 Disable You may connect any of the control register outputs to your custom circuitry using the control register access points CRO CR15 shown in Figure 3 3 HRESET m a f CRESET LEOTE R UP s Ul4 UB E1399A FIG3 1 Figure 3 3 Control Register Access Points Chapter 3 Using the HP E1399A 41 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Writing to Control To write to the control register from the backplane data lines you must Reg ister implement the following signal and control lines 1 Address the module correctly by placing the data shown in Table 3 4 on the backplane address lines Table 3 4 Backplane Address Lines Control Register Line s Data Required Lines A1 A3 Lines A4 A5 Lines A6 A13 Lines A14 A15 Lines AMO AM5 Line LWORD Must be set low high low 010 to select the BASE 4 enable line BASE44 set low provides an enable function at U21C for control register drivers U13 to be clocked by the LATCH pulse See Table 2 2 Must both be low 0 to enable 3 to 8 line decoder U8 Must equal the logical address of the module as set on DIP switch SW Must always be set high 1 to access the upper 16K of address
12. The product herewith complies with the requirements of the Low Voltage Directive 73 23 EEC and the EMC Directive 89 336 EEC and carries the CE marking accordingly Tested in a typical configuration in an HP B Size VXI mainframe April 1995 fat QA Manager European contact Your local Hewlett Packard Sales and Service Office or Hewlett Packard GmbH Department HQ TRE Herrenberger Strafe 130 D 71034 B blingen Germany FAX 49 703 1 14 3143 HP E1399A Register Based Breadboard Module User s Manual 5 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Notes 6 HP E1399A Register Based Breadboard Module User s Manual Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com cut along this line Please fold and tape for mailing Reader Comment Sheet HP E1399A Register Based Breadboard Module User s Manual Edition 2 You can help us improve our manuals by sharing your comments and suggestions In appreciation of your time we will enter you in a quarterly drawing for a Hewlett Packard Palmtop Personal Computer U S government employees cannot participate in the drawing Your Name City State Province Company Name Country Job Title Zip Postal Code Address Telephone Number with Area Code Please list the system controller operating system programming language and plug in modules you are using
13. measurements are traceable to the United States National Institute of Standards and Tech nology formerly National Bureau of Standards to the extent allowed by that organization s calibration facility and to the calibration facilities of other International Standards Organization members Warranty This Hewlett Packard product is warranted against defects in materials and workmanship for a period of three years from date of ship ment Duration and conditions of warranty for this product may be superseded when the product is integrated into becomes a part of other HP products During the warranty period Hewlett Packard Company will at its option either repair or replace products which prove to be defective For warranty service or repair this product must be returned to a service facility designated by Hewlett Packard HP Buyer shall pre pay shipping charges to HP and HP shall pay shipping charges to return the product to Buyer However Buyer shall pay all shipping charges duties and taxes for products returned to HP from another country HP warrants that its software and firmware designated by HP for use with a product will execute its programming instructions when properly installed on that product HP does not warrant that the operation of the product or software or firmware will be uninterrupted or error free Limitation Of Warranty The foregoing warranty shall not apply to defects resulting from improper or inadequate maint
14. new Edition is created it will contain all of the Update information for the previous Edition Each new Edition or Update also includes a revised copy of this documentation his tory page EdiUOM I eese servum terr ov etn ss Novemberr 1989 Update Laciana in ne Re Hy November 1989 Edition 2 DO eee ered DITE DUE April 1995 Safety Symbols Instruction manual symbol affixed to prod uct Indicates that the user must refer to the N Alternating current AC manual for specific WARNING or CAU TION information to avoid personal injury or damage to the product E Direct current DC Indicates hazardous voltages Indicates the field wiring terminal that must be connected to earth ground before operat ing the equipment protects against electri Calls attention to a procedure practice or cal shock in case of fault WARNING condition that could cause bodily injury or death i Calls attention to a procedure practice or con Frame or chassis ground terminal typi CAUTION dition that could possibly cause damage to b cally connects to the equipment s metal equipment or permanent loss of data frame WARNINGS The following general safety precautions must be observed during all phases of operation service and repair of this product Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design manufacture and intended use of th
15. space Must be set to either hexadecimal 29 10 1001 or hexadecimal 2D 10 1101 Refer to the VMEbus Specification and the VXIbus Specification Rule C 2 10 Must always be set high false since this is a 16D device short word transfer 16 bits or less 2 This is a write operation so WRITE must go low true to provide the LATCH signal from the DTACK state machine in U6 LATCH is a one clock cycle negative going pulse that is applied to the other input to U21C With both inputs to U21C set low the output is a positive going pulse that clocks the control data from DBO DB7 through U13 to access points CRO CR15 3 Set LACK high false to enable address equality detector U18 4 Set data strobes DSO and DS1 low true to indicate a 16 bit data transfer Figure 3 4 shows timing required for the Interface IC U6 control and signal lines 42 Using the HP E1399A Chapter 3 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Read 016 only min times warf LULU MEET MM Wi omm WIM 2 Data valid on VME bus DBENx DTACK 0 125 62 5 62 5 62 5 gt 62 5 gt NOTE Data strobe means a DSO x DST when going high and DTACKINH high will hold LATCH and DTACK occur DSO DSi when going low DTACK cyc
16. stubs from the connectors The 5 VDC and 12 VDC power supplies are fused Users should fuse and filter any other power supplies they access to protect their mainframe All ground pins are connected together and are accessible in several places No ground loops are present in the module The front panel of the module is not grounded Table 2 15 Power Supply Voltages and Pin Numbers Voltage Connector and Pin Numbers 5 V dc pa im B32 C32 5V stdby P1 B 12 V dc P1 O31 12 Vdc P1 A31 36 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Chapter 3 Using the HP E1399A This chapter shows how to use the backplane interface circuitry on the HP E1399A Breadboard Module This chapter includes Reading Data From Registers Writing Data to Registers Using Interrupts Resetting the Module Detecting Errors Using Other Power Supplies Reading Data From Registers The breadboard module contains circuitry for two readable registers as determined by the VXIbus Specification e Status Register e Device Type Register Status Register Bit Table 3 1 shows the status register bit definitions It will be used as an Definitions example of how to read from a register on the breadboard module As shown in Table 3 1 only four of the eight bits in the register are predefined by the VXIbus Specification The other four bits are de
17. 0 Status Register 12 25 26 37 Reading 39 T Terminal Block Parts List 51 Terminal Module 20 U User Access 35 W WARNINGS 4 Warranty 3 Writing to Control Register 41 Writing to Registers 41 58 HP E1399A Breadboard Module User s Manual Index Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com A rtisan Artisan Technology Group is your source for quality Technology Group new and certified used pre owned equipment FAST SHIPPING AND SERVICE CENTER REPAIRS WE BUY USED EQUIPMENT DELIVERY Experienced engineers and technicians on staff Sell your excess underutilized and idle used equipment TENS OF THOUSANDS OF at our full service in house repair center We also offer credit for buy backs and trade ins IN STOCK ITEMS www artisantg com WeBuyEquipment EQUIPMENT DEMOS HUNDREDS OF InstraV ea REMOTE INSPECTION LOOKING FOR MORE INFORMATION MANUFACTURERS Remotely inspect equipment before purchasing with Visit us on the web at www artisantg com 7 for more our interactive website at www instraview com information on price quotations drivers technical LEASING MONTHLY specifications manuals and documentation RENTALS ITAR CERTIFIED CEP BAD tia Contact us 888 88 SOURCE sales artisantg com www artisantg com
18. 0 65535 The user will need to add the required buffer and resistor network to implement the full A16 device type range The default factory setting is FFxxh Note Per the VXIbus Specification OBSERVATION C 2 6 device types 0 255 are reserved for register based Slot 0 devices Refer to the VXIbus Specification Section C 2 1 1 2 for detailed information concerning Device Type Register implementation restrictions Table 2 6 shows the Device Type Register bit definitions 28 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Control Register The Control Register is an 8 bit register which causes specific actions to be executed by the breadboard module when written to from the backplane data bus The primary component of the Control Register is U13 as shown in Figure 2 10 Table 2 9 shows the part number for U13 Table 2 8 Control Register Bit Definitions Data Bit s Definitions CRO CRESET software reset CR1 SYSFAIL INHIBIT CR2 CR7 Device Dependent User assignable Table 2 9 Control Register Parts Reference HP Part Number Description Designator U13 1820 4086 IC 74H T 73 Octal D Type Flip Flop 1 E 161 U13 CONTROLL 7CLK FROM U2 IC DB1 51D Qf CRI SYSFAIL D83 2D 205 CRS
19. 1 7 selectable Determined by mainframe cooling Cannot exceed the number of watts per module per slot total cooling backplane interface circuitry consumes 0 5 watts Voltage 5 Vdc Peak Module Current IPM A 0 10 Dynamic Module Current IDM A 0 01 0 5 backplane interface circuitry only User circuitry not included Appendix A Artisan Technology Group Quality Instrumentation HP E1399A Breadboard Specifications 49 Guaranteed 888 88 SOURCE www artisantg com Me Cooling per Slot Environment Humidity Operating Temperature Storage Temperature Safety EMI RFI Safety To maintain less then 10C rise on the breadboard about 0 08 liter sec of airflow is required for each watt dissipated At a power dissipation of 20W the pressure drop across a typically populated breadboard will be 0 05 mm H20 65 0 40 C 0 55 C 40 C to 70 C ets FTZ 1046 1984 CSA 556B IEC 348 UL 1244 50 HP E1399A Breadboard Specifications Appendix A Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Appendix B HP E1399A Parts List Schematic The parts list below shows parts which are supplied by Hewlett Packard when you order the HP E1399A See Chapter 2 Configuring the E1399A for components required by each interface functional group See Figure B 1 for the schematic of the digital backplane interface circuitry To order a p
20. 47 NMNMNANANH HNWANNOHHNMNNMHHANNN gt Breadboard Assembly F tPanel blank formerly E1399 00201 Handle Front Panel HP logo formerly E1300 04115 Handle Front Panel VXI logo formerly E1300 041 16 Screw PH M25 by 08 Torx Screw PH M25 by 11 Washer Flat Non Metalic PC Board Blank Bracket Panel Mount Rivet 0099 by 0406LG Rivet 0099 by 0328LG Connector Right Angle 96 Pin IC Interface PAL Fixed Capacitor 15 uF 10 20 V Fixed Capacitor 0 1 uF 10 50 V Fixed Capacitor 0 1 uF 10 50V Fuse Subminiature 1A 125V Fixed Resistor 562 Ohm 1 1 8 W Resistor Network 9 by 4 7 kOhm 10 pin Resistor Network 9 by 4 7 kOhm 10 pin Switch DIP 8 rocker 0 05 A 30 V dc IC 74HCTO2N Quad 2 input NOR Gate CMOS IC 74HC544 N Octal Line Driver CMOS IC 74F38N Quad 2 input NAND Buffer TTL IC 74HCT14 Hex Schmitt Trig Invrtr CMOS IC PC74HCT273N Octal D Type Flip Flop CMOS IC 74HCI688N 8 bit Magnitude Comp CMOS IC 74ALS245A 1N Octal Bus Xcvr 3 state TTL IC 74HC138N 3 to 8 line Decoder CMOS IC 74HCI573 Octal D Type Trnspnt Latch CMOS indicates part used on modules with serial numbers 2934A00824 and earlier Backplane Interface Schematic Figure B 1 shows the complete schematic of the digital backplane interface circuitry See Chapter 2 Configuring the HP E1399A for information on individual interface groups 52 HP E1399A Parts List Schematic Appen
21. 70 amp SR4 O g R3 C he DSO PIACKs SR2 O4 DS1 SR1O SRO O AS DTACK Logical Device oat SYSCLK x Interrupt Address Enable Control Bose 4 IACKIN interface L C T IACKOUT 2 5 Latch amp IRQ 68 0 7 8 Request IRQX O IRQ E a IRQ Level s 1 7 Select Y 10 Contro 2 jumpers CR26 4 Registe x O DTKINH CR1O DTACK CRO O Clear WV WRITES O DTACK Lo ENx Lo Write SYSRESET 0 HRESET J CRESET DO D15 El DBO DB15 Internal Data Bus DRIVERS HO SERCLK SERDAT E1399 Figi 1 I O ACFAIL NOTE L O ALL POWER SUPPLIES Driver Direction I 2O SYSFAIL Q User Access Pionts Figure 1 1 Digital Backplane Interface Block Diagram Chapter 1 HP E1399A Introduction 11 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com e Status Register A read of this 8 bit register provides information about the status of the breadboard module Implemented signals are Extended and Passed There are also provisions for implementing device dependent status bits e ID Register A read of this 16 bit register identifies the Manufacturer ID number the Device Class and the addressing mode of the Breadboard This register is implemented as a Hewlett Packard A16 register bassed device e Device Type Register A read of this 8 bit register identifies the unique card model as defined by the devi
22. ACKNOWLEDGE If its own level is not being acknowledged or if the module is not asserting IRQ the state machine passes the daisy chained IACKIN signal through IACKOUT on U6 The IACKOUT signal is gated with an inverted AS to meet release time requirements for ACKOUT as outlined in the VMEbus Specification If the acknowledge level matches the request level the IRQ state machine sets PIACK low true releases IRQX and IRQ1 and starts the DTACK state machine for a read cycle The interrupt handler initiates the read cycle to get the logical device address from the interrupter when it sees IRQ1 go low true PIACK low true enables U11 to place the module s logical address from SP1 onto the lower eight bits of the internal data bus DBO DB7 The logical address is then transferred to backplane lines DO D7 during the read data transfer cycle In this way the interrupt handler knows which device is asserting IRQ if more than one device has the same interrupt priority assigned to it Chapter 2 Configuring the HP E1399A 33 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Control Table 2 12 shows the control signals which are implemented see the Backplane Interface Schematic in Appendix B Table 2 12 Control Signals Signal Definition AS DSO DS1 SYSCLK SYSFAIL SYSRESET Address strobe used in data transfer cycles Data strob
23. DUA Descrip ui ace 4 eRe KARE RAE REE KE RRS 10 General Module Features 94544 gy RO SURE EES ERE EOS SSS Sw x 10 Backplane Interface Features o e xg ee og a ERE CR A 10 HP EI 399A Hardware Features 24 4444 4545 2 eb R RR RS KREGER HS 13 2 Comites the HP E1399 poa oak ek eR pde eue ec oe epe NR eod 15 Handling PECHOS uae beet ah kb LEDGES EERE ROE EES 15 Reducing Risk of Static Discharge Damage 16 Hardware DESCOPUO E dlc soda oe eS ase cR ES OES RON dee died 16 Backplane Connectolll s uses oi Eke oa ee eR Eee OO o 16 Module Dimensions sasse ode A ARA RARA AA 16 Cooling REGUIEMER S 19 544 445646 S40 A E RU REY 19 Tenninal Module s e m 20 Backplane IMA Ceuty uo RASH EGA E E MER R BRA 22 Address Lines and Register Decoding eee UR ee 22 Das Bus VERI 40400640 uk go pe pide pec dub Bon he 29 nius REISE acu dok ook ood ROSE LEED HELE PEEK dep dedi s 26 Deuce Type Reisen kos he bee Pe dar So dS 27 CC A ab d eve Be RO 29 DTACK Interrupt and Control 2 624 404 684644 ee ox Rx 30 Uses Access Pois que qox doe ER KES eode OK KRACKER ORES 35 Power UPPER 2a eh at Ing bcn pete quede obe ode i ob Ge nb de i ole e 36 S Usme Me EP BIOS 2 222493 4 2 d ABE A RESEDA 37 Reading Data Promi Registers 4 54444 ox A REO KEES BOHR PER S 37 Statis Register Bit Debitis usus pci oe ee 37 Reading the Status Register osmosis RRR ESLER SES 39 Write Data to Co
24. H2 DB6 O 086 STATUS 70 AB ye H 087 087 TO DATA BUS DRIVERS E1399 fig2 8 Figure 2 8 Status Register Chapter 2 Configuring the HP E1399A 27 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Table 2 6 Device Type Register Bit Definitions Data Bit s Definitions DBO DB7 DB8 DB15 Device Type or Model Code Range 0 4095 Set to 1 Table 2 7 Device Type Register Parts Reference Designator HP Part Number Description RP1 U10 SP2 1810 0279 Resistor Network 9 by 4 7kOhm 1820 3975 IC 74HC541 Octal Line Driver 3101 3066 Switch DIP 8 Rocker OSA 30VDC Each bit in the Device Type Register is normally pulled high 1 by RP1 45y RP1 4 7K WRITE G1 U10 BASE 2 I 62 I 16 1 Za y 118 DBO 2 5 o 115 1 3 2 v2 DB1 3 5 944 4 3 v3 16 D82 4 5 3115 i SAM ya 115 083 5 5 912 6l 5 ys 14 084 6 o i 7 AG ve 13 DB5 7 5 o 10 1 8 47 y7 12 086 8 5 p 18 pi 9 Ag vg LU DB7 V N TO DATA BUS DRIVERS E1399 fig2 9 Figure 2 9 Device Type Register The bits can be reconfigured using the DIP switch The range of device types for an A24 or A32 device is 0 4095 For an A16 device all 16 bits are available for specifying the device type for a range of
25. Interrupt Timing Chapter 3 Using the HP E1399A 45 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com 08 016 INTERRUPT ACKNOWLEDGE CYCLE PARTICIPATING vm ame E Lu LU LP MN AS IRQ IRQX IACKIN IACKOUT ACKADDR To meet VME timing spec an external IACKOUT disable is also used Figure 3 6 Interrupt Timing Wrong IRQ Level or No Interrupts Pending 46 Using the HP E1399A Chapter 3 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Resetting the Module A reset signal is provided to initialize the backplane interface circuit and your own custom designed circuitry to a known state Both hardware and software resets are implemented for your convenience Hardware Reset The backplane SYSRESET line drives both the hardware reset HRESET and the software reset CRESET user access points low 0 on the breadboard module HRESET also goes to the clear input of U13 which drives all of the control register outputs access points CRO CR7 low 0 Software Reset Control register output bit CRO is used for the software reset If you write a 1 to bit CRO the CRESET access point on the module is driven low 0 by U21D You can use CRESET any way you choose in your custom circuitry Detecti
26. NB DBS 3D 30 6 CRS DB7 840 400 CR7 DB6 13 5D 5Q 12 CR6 DB4 14 6D 6Q 15 CR4 DB2 17 ID 70 16 CR2 dm 18 gp Bafe CRO CRESET TO U2 1D From Data Bus Drivers E1599 fig2 19 Figure 2 10 Control Register Table 2 8 shows the Control Register bit definitions The Control Register is selected for writing to by the BASE 4 enable line see Table 2 2 BASE 4 going low at the input of U21C combined with a negative pulse for one clock cycle of SYSCLK from the LATCH output of U6 also applied to U21C provides a positive going edge clocking pulse CONTROL to U13 This pulse clocks whatever is present on DBO DB7 through U15 to the Control Register access points CRO CR7 Chapter 2 Configuring the HP E1399A 29 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com DTACK Interrupt and Control Users may connect any or all of these points to custom circuitry keeping in mind the pre defined bit assignments shown in Table 2 2 Data present on DBO DB7 would have been written there by the same DTACK state machine data transfer cycle that provided the LATCH pulse See DTACK for a discussion of the DTACK state machine operation See Chapter 3 Using the HP E1399A for additional information on using the Control Register Refer to the VXIbus Specification Section C 2 1 1 2 for detailed information concerning Control Register implementation restrictions An Interface IC U6 provides the timi
27. RQ request and acknowledge levels must always be the same IRQ1 is shown selected in Figure 2 12 To generate an interrupt request to the interrupt handler and start the IRQ state machine in U6 the user s custom circuits must provide a high signal at the IRQ access point input to U6 ACKADDR 32 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com The IRQ state machine monitors the following interrupt related lines to determine its actions IACK valid DSO IACKIN AS ACKADDR If the module is asserting IRQ and the interrupt related lines are in the proper state the IRQ state machine asserts IRQX high true on U6 IRQX high true inverted by USA pulls the jumper selected IRQ1 line low true on the backplane The state machine then waits for the interrupt handler to recognize the interrupt request When the interrupt handler responds it places the code for the interrupt request priority level that it is acknowledging onto lines A1 A3 It then sets IACK low true which sets IACKIN low true IACK low true starts the interrupt acknowledge cycle disabling normal address decoding on the breadboard module When IACKIN goes low true the IRQ state machine checks to see if its own IRQ level has been acknowledged input line ACKADDR at U1 will be set low by a correct match of U7 s decoded output and the jumper selection for IRQ
28. a Ug YoE o BASERO REGISTER 2 B Yi 14 BASE 2 DEVICE TYPE REGISTER ie Y2 13 BASE 4 STATUS CONTROL REGISTER U9C Y3 ro BASE 6 1 Ya BASE 8 us Uis 5 pos So ys BASE A DEVICE DEPENTENT 14 LEN E 024 ye BASE C 3 gt 4628 y gt BASE E 2M 1019 LCADDR Al 32 2013 42 az 3007 LO AS EIN 405 i LAS A4 6 AS sol LM AS ag callt LAS Y A7 79 3 15 9 ag 8012 A U7 Yo es L DEVICE TYPE REGISTER ENABLE p l Ll 2g y mA L CONTROL REGISTER ENABLE V Slc yo EC 12 l A 5V 61 yo L DBEN FROM U6 624 vo Y L CADDR TO U6 B 462B yy ERI E1399 Fig2 6 Figure 2 6 Address Lines and Register Decoding Chapter 2 Configuring the HP E1399A 23 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com If a logical address match occurs and IACK is high false equality detector U18 produces a low at its output which enables U17 Next equality detector U17 compares the information on backplane lines A14 A15 AMO AMI and AM3 AMS to a hardwired code of 1101 012 Since AM2 is not examined this hard wired code will be a match if all three of the following conditions are true e a hexadecimal code of either 2916 or 2D16 is present on lines AMO AMS e Al4and A15 are both high 1 e LWORD is high false Either of the two address modifier hexadecimal codes indicated above will establish A16 a
29. ard module and discusses the backplane interface circuitry It also shows a sample application to control 16 relays on the module Handling Precautions WARNINGS CAUTIONS and guidelines to reduce the risk of static discharge damage to the HP E1399A follow Warning SHOCK HAZARD Only qualified service trained personnel who are aware of the hazards involved should install remove or configure any module Before removing any installed module turn off all power to the mainframe and to all external devices connected to the mainframe or to any of the modules For electrical shock protection ensure that the module face plate is securely tightened against the mainframe Warning Since the inputs to the HP 1399A Breadboard Module are through a 96 pin connector and a terminal card assembly limit voltage to 250Vdc 250Vrms Caution STATIC SENSITIVITY The backplane interface circuitry described in this Chapter uses static sensitive CMOS integrated circuit devices If you implement the circuitry described herein you must use clean handling and anti static techniques when handling the module to protect the sensitive components from damage due to electro static discharge ESD Chapter 2 Configuring the HP E1399A 15 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Reducing Risk of Static Discharge Damage The smallest static voltage most people can feel is about 3500 V It takes le
30. art listed in the tables quote the Hewlett Packard part number the desired quantity the check digit abbreviated CD and the description Address the order to the nearest Hewlett Packard Sales and Support Office addresses are provided at the back of this manual Terminal Block Parts List HP Part Number Total Qty Description E1300 84401 E1300 01202 E1300 44101 1515 2109 1390 0846 E1399 66510 E1399 26510 Terminal Board Case Assembly Strain Relief Clamp Clear Molded Cover Screw PH 10 24 by 5 8 Screw PH M25 by 15 SL Terminal Breadboard Assembly Blank Terminal Breadboard aya 0361 1294 Rivet 0099 by 0328LG 1252 1593 Connector Right Angle 96 Pin Appendix B HP E1399A Parts List Schematic 51 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Breadboard Parts List ron Reference Designator HP Part Number Total Qty Description P1 U6 044 C38 42 C45 46 F1 F2 R9 RP1 2 25 RP26 32 SP1 2 U21 U10 14 U5 U9 20 U13 U17 U18 U16 35 U7 8 U15 E1399 66201 E1399 00202 E1300 84308 E1300 84309 0515 0444 0515 1968 3050 0082 E1399 26501 0050 2183 0361 1295 0361 1294 1252 1596 1820 6731 0180 1746 0160 4835 0160 4835 2110 0665 0757 0417 1810 0279 1810 0279 3101 3066 1820 4643 1820 3975 1820 4057 1820 4242 1820 4086 1820 3631 1820 3714 1820 3079 1820 41
31. ce manufacturer The card model number is switch selectable e Control Register A write to this 8 bit register causes specific actions to be executed by the device Reset and System Fail Inhibit are implemented Other device dependent control bits may be implemented by the user e Read Write Operations Using the backplane interface circuitry provided it is possible to read the contents of the Status ID or Device Type Registers onto the data bus DO D15 or to write information into the Control Register from the data bus e DTACK The interface contains the circuitry required for generating a delayed DTACK data transfer acknowledge signal nterrupt Interface The breadboard module has D16 interrupter capability It does not contain an interrupt handler Interrupt priority is jumper selectable for pulling the appropriate interrupt request line IRQI IRQ7 Interrupts are generated by the IRQ state machine on the Interface IC U6 The daisy chained IACKIN IACKOUT signal pair is implemented Module Reset Both hardware and software reset signals are provided to initialize the backplane interface circuitry and your own custom designed circuitry to a known state Backplane Buffering Buffering is provided for all signals that interface with the V XIbus backplane Power Supply The following power supply voltages all unfiltered are available 5 VDC fused at 4 Amps I2VAC fused at 4 Amps 12VAC unfused
32. cle the system controller places the address of the breadboard module on the backplane address A1 A15 address modifier AMO AMS and address strobe AS lines and then sets the appropriate data strobe lines low DSO and DS1 for a D16 device When the address equality detectors U17 U18 detect the address match the output of U17 goes low This low is sensed at the Card ADDRess CADDR input to U6 which together with the active data strobes tells the DTACK state machine in the Interface IC U6 that the module has been addressed for a data transfer cycle This starts the state machine with all signals being clocked by SYSCLK 16 MHz In the first active state the data bus drivers U16 U35 are enabled and the register specifier part of the address A1 A5 is latched onto the outputs of U15 using the Data Bus ENable DBEN output of UI If the data transfer cycle is a read operation as indicated by WRITE high the decoded output of U8 determines which one of the registers Status ID or Device Type is enabled to put its contents onto the module s internal data bus DBO DB15 The next state then generates a high at the DTACK output of U6 This forces DTACK low true on the backplane through USC acknowledging to the system controller that the module has received the request for data and has placed the contents of the specified register onto the data lines With U16 and U35 enabled internal data lines DBO DB 15 are connect
33. connector P1 and a front panel connector J1 Approximately one third of the circuit board contains traces for installing the backplane interface circuitry See Backplane Interface Circuitry for interface circuitry installation The breadboard module interfaces your custom circuits to a standard B size VXIbus backplane connector P1 This enables you to access the backplane control signals data lines address lines and power supplies Figure 2 1 shows backplane connector P1 which connects to the V XIbus backplane Figure 2 2 shows the dimensions of the module and the component height and lead length restrictions The maximum component height allowed above the circuit board is 12 7mm 0 5in The maximum component lead length allowed below the circuit board is 1 3mm 0 05in Do not mount components closer than 4mm 0 16in to the extreme upper or lower edges of the circuit board This space is used to guide the module into the mainframe module slot An area of 220 cm 34 in is available on the module to install your own circuitry 16 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Backplane E I
34. ddress space and 2 selecting one of the breadboard configuration registers for read write operations The module decodes the Address Modifier lines AMO AMS and acts on codes 2916 and 2D 16 only e Data Lines Data lines DO D15 are available for use on the Breadboard module These 16 lines are buffered by data bus drivers and used for writing to and reading from the configuration registers Status ID Device Type and Control via an internal data bus DBO DB 15 10 HP E1399A Introduction Chapter 1 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com DBO DB15 Internal Data Bus PIACKx 0 7 Logical Device LOB 0 ase A6 A15 Address 0 255 O Base 6 AMO AM5 O Base 8 O B A IACK ADDRESS HO Base C LWORD DECODING O Base E O LAT Enable O LA2 O LA3 i I O LAS A1 A5 O LAS BASE 2 REGISTER WRITE DECODING Base 2 Base 4 BASE 4 Latch Address amp BG 0 3 Inx A1 A5 Match Model IRQ1 7 Device 07 Type IRQ Mem Avail Register 2 Acknowledge ES Level E BG 0 3 Out Select BASE 44 WRITE Jumpers 3 SR
35. ddressing per the V XIbus Specification Section C 2 1 1 4 In the VXIbus addressing scheme for an A16 device A14 and A15 are always set to 1 to select the upper 16K of the 64K A16 address space per the VXIbus Specification Sections A 2 3 3 and C 2 1 1 1 LWORD is high false when decoding short word transfers If a second match occurs at U17 its output goes low This triggers a data transfer cycle using the DTACK state machine in the Interface IC U6 by the low at U6 input CADDR See DTACK Interrupt and Control for more information on the DTACK state machine As part of the data transfer cycle U6 sets DBEN low true latching the remaining backplane address lines A1 A5 at the U15 outputs to the two 3 to 8 line decoders U7 and U8 Latch U15 ensures that the data is held valid until the data strobes go high false even though the address lines may no longer be valid U8 is enabled if G1 is high and both G2A and G2B are low Therefore A4 and A5 must both be low to select a register for connection to the data bus DO D15 G1 will be high via U9C if there was a match at U17 If US 15 enabled backplane lines A1 A3 are decoded to specify which register Status ID Device Type or Control is to be connected to the data bus Other user supplied registers can be selected also If additional decoding is necessary A4 and A5 are accessible on the module See Table 2 2 and Figure 2 6 for information on implementing your own regi
36. dix B Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Appendix B HP E1399A Parts List Schematic 53 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com VME CONNECTOR Pd CARD ADDRESS CARD BOUNDRY DETECT U20A pi OWE ES cf 85 DAE wack x S220 Is 2 wok i yc Hy MELO ME 5 owes 8 2 po 3 2 po A3 Dw 2 83 35 ACFAILe cg 57 owe 10 4 pi 7 da E DVHE S o4 36 ca E8 DVE 11 6 5 2 Se E DE asl cs 59 O ME 12 A150 3 8 so E DWE 5 os 38 ca ZO OMME 13 1 1 7 LL DWE 6 8739 Co Z1 owed Sa E AMET MES ca Z2 9445 ha S GROUND PEU co 73 GROUND moll SK gio 42 crol Z4 SYSFAIL YT A ES cr IS BERR SE 122 ost MALI cio L6 SYSRESET Ai 13 0304 91515 613 ZZ ORD
37. e for service and repair to ensure that safety features are maintained DO NOT service or adjust alone Do not attempt internal service or adjustment unless another person capable of rendering first aid and resuscitation is present DO NOT substitute parts or modify equipment Because of the danger of introducing additional hazards do not install substitute parts or perform any unauthorized modification to the product Return the product to a Hewlett Packard Sales and Service Office for service and repair to ensure that safety features are maintained 4 HP E1399A Register Based Breadboard Module User s Manual Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Declaration of Conformity according to ISO IEC Guide 22 and EN 45014 Manufacturer s Name Hewlett Packard Company Loveland Manufacturing Center Manufacturer s Address 815 14th Street S W Loveland Colorado 80537 declares that the product Product Name Register Based Breadboard Module Model Number E1399A Product Options All conforms to the following Product Specifications Safety IEC 1010 1 1990 Incl Amend 1 1992 EN61010 1 1993 CSA C22 2 1010 1 1992 UL 1244 EMC CISPR 11 1990 EN55011 1991 Groupl Class A IEC 801 2 1991 EN50082 1 1992 4k VCD 8k VAD IEC 801 3 1984 EN50082 1 1992 3 V m IEC 801 4 1988 EN50082 1 1992 1kV Power Line SkV Signal Lines Supplementary Information
38. e product Hewlett Packard Company assumes no liability for the customer s failure to comply with these requirements Ground the equipment For Safety Class 1 equipment equipment having a protective earth terminal an uninterruptible safety earth ground must be provided from the mains power source to the product input wiring terminals or supplied power cable DO NOT operate the product in an explosive atmosphere or in the presence of flammable gases or fumes For continued protection against fire replace the line fuse s only with fuse s of the same voltage and current rating and type DO NOT use repaired fuses or short circuited fuse holders Keep away from live circuits Operating personnel must not remove equipment covers or shields Procedures involving the removal of covers or shields are for use by service trained personnel only Under certain conditions dangerous voltages may exist even with the equipment switched off To avoid dangerous electrical shock DO NOT perform procedures involving cover or shield removal unless you are qualified to do so DO NOT operate damaged equipment Whenever it is possible that the safety protection features built into this product have been im paired either through physical damage excessive moisture or any other reason REMOVE POWER and do not use the product until safe operation can be verified by service trained personnel If necessary return the product to a Hewlett Packard Sales and Service Of fic
39. ed directly to the backplane data lines DO D15 If the data transfer cycle is a write operation as indicated by WRITE low an additional state sets the U1 LATCH output low enabling the Control Register to receive data from the data bus drivers before DTACK is set low true The resulting Control Register outputs CRO CR15 can then control the user s circuits as desired Again DTACK going low true tells the system controller that the data transfer cycle is complete In a write operation WRITE going low true disables the Status Register the ID Register and the Device Type Register For both read and write operations the DTACK state machine holds DTACK low and the address latched until the data strobes are invalid After the data strobes go invalid the data bus drivers are disabled and the address latch is released In the next state DTACK is released and the state machine returns to the idle state If the DTACK INHibit signal DTKINH is set high it is wire jumpered low on the HP E1399A implementation it allows the user to hold the state machine in the first state of latched address and enabled data bus drivers Chapter 2 Configuring the HP E1399A 31 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Interrupt A priority interrupt scheme has been implemented using the Interface IC U6 Another state machine controls interrupt request and acknowledge operatio
40. eed 888 88 SOURCE www artisantg com HP E1399A Description General Module Features Backplane Interface Features Note The HP E1399A Breadboard Module is a B size register based device that provides a convenient interface to a VXI mainframe backplane It allows you to construct your own custom hardware for use with the mainframe The module is supplied with all interface components loaded and soldered Your VXI mainframe can communicate with this module configured as an A16 D16 device The breadboard module interface circuitry is implemented and accessible according to the requirements outlined in the VXIbus Specification Users can still provide custom extensions to expand module addressing capability to A24 or A32 by adding appropriate circuitry according to the VMEbus and VXIbus specifications An overview of the HP E1399A interface features follows Figure 1 1 shows a block diagram of this interface For hardware operation a mnemonic suffixed with an asterisk such as WRITE indicates inverse logic 0 or low true 1 or high false A high state 1 is defined as a positive voltage usually 5 V and a low state 0 is defined as zero V ground at the specified signal point The HP E1399A interface features are e Address Lines and Register Decoding The module implements 15 address lines A1 A15 to allow for 1 decoding one of 255 switch selectable logical device addresses in the upper fourth of the A16 VME a
41. enance by Buyer Buyer supplied prod ucts or interfacing unauthorized modification or misuse operation outside of the environmental specifications for the product or im proper site preparation or maintenance The design and implementation of any circuit on this product is the sole responsibility of the Buyer HP does not warrant the Buyer s circuitry or malfunctions of HP products that result from the Buyer s circuitry In addition HP does not warrant any damage that oc curs as a result of the Buyer s circuit or any defects that result from Buyer supplied products NO OTHER WARRANTY IS EXPRESSED OR IMPLIED HP SPECIFICALLY DISCLAIMS THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE Exclusive Remedies THE REMEDIES PROVIDED HEREIN ARE BUYER S SOLE AND EXCLUSIVE REMEDIES HP SHALL NOT BE LIABLE FOR ANY DIRECT INDIRECT SPECIAL INCIDENTAL OR CONSEQUENTIAL DAMAGES WHETHER BASED ON CON TRACT TORT OR ANY OTHER LEGAL THEORY Notice The information contained in this document is subject to change without notice HEWLETT PACKARD HP MAKES NO WAR RANTY OF ANY KIND WITH REGARD TO THIS MATERIAL INCLUDING BUT NOT LIMITED TO THE IMPLIED WAR RANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE HP shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing performance or use of this material This docu ment contains proprietary i
42. es used in the data transfer cycles Provides 16 MHz clock signals to Interface IC U6 for clocking the state machines SYSFAIL input If the SYSFAIL INHBT line output of the Control Register CR1 is also low not inhibited then SYSFAIL is asserted System reset signal normally used to initialize the backplane interface circuitry and your own custom circuits to a known state Provides a hardware reset capability As implemented HRESET it clears the Status Register and the Control Register It also asserts the software reset line access point CRESET on the module CRESET can also be asserted via software by writing a high signal D 5 Control Register access point CRO providing an input to 21D 34 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com User Access Points The breadboard module contains traces stubs for accessing many of the signal lines on backplane connector P1 Table 2 13 shows the signal lines that are brought onto the module but not implemented They are available as signal access points for your custom circuits Table 2 14 shows all of the implemented signal lines available as access points either as inputs from the backplane to your own custom circuitry or as outputs to the backplane from your custom circuits Table 2 13 User Access Points Stubs Signal Lines Description ACFAIL AC I
43. hed Plug Attach Wires as Appropriate and Solder Already Installed in Mainframe pens the Clear Cover lg Terminal Block to Module DS E1399 Fig2 5 Figure 2 5 Terminal Module Installation Chapter 2 Configuring the HP E1399A 21 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Backplane Interface Circuitry The backplane interface circuitry allows you to access the backplane control signals data lines address lines and power supplies Approximately one fourth of the circuit board is reserved for installing the backplane interface components All of the components required for the interface are provided with the module and are already loaded and tested Your VXIbus mainframe can communicate with the HP E1399A in a manner similar to other VXIbus plug in modules The backplane interface circuitry consists of the following functional groups e Address Lines and Register Decoding e Data Bus Drivers e Status Register e ID Register e Device Type Register e Control Register e DTACK Interrupt and Control e Backplane Signals and Voltages Available on the Module The following sections discuss the backplane interface functional groups Each section includes a description partial schematics timing diagrams where applicable and a parts list showing the components required by that g
44. ite operation information present on backplane lines DO D15 is transferred to the breadboard Control Register via DBO DB15 When WRITE is high a read operation information present on DBO DB15 is transferred to backplane lines DO D15 WRITE is the signal available on the VXI bus backplane This signal is converted immediately to WRITE via U20F schmidt trigger inverter The signal accessible to the user on the breadboard is WRITE not WRITE During a normal read operation the information present on DBO DB15 is selected by the Address Decode circuitry from one of two sources e Status Register U14 e Device Type Register U10 You can also write to or read from up to five more device dependent registers using the extra enable lines provided Refer to Table 2 2 and to Figure 2 6 to see the user assignable enable lines Chapter 2 Configuring the HP E1399A 25 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Table 2 3 Data Bus Drivers Parts Reference HP Part Description Designator Number RP26 32 1810 0279 Resistor Network 9 by 4 7kOhm U16 35 1820 3714 IC 74ALS245A 1 Octal Bus Trnsevr TTL Status Reg ister The Status Register is an 8 bit register which provides some specific status information as defined by the VXIbus Specification and which has other bits available for custom device dependent status information as implemented by the user
45. le here until nominally at the same time See hardware diagram DTACHINH goes low sync Either edge may go high first 5 with SYSCLOCK Figure 3 4 Timing for Writing to the Control Register Chapter 3 Using the HP E1399A 43 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Using Interrupts The breadboard module can be configured to generate an interrupt to the interrupt handler when service is required If you are not going to implement the interrupt capability on your breadboard module you must tie the IRQ user access point to ground to prevent undesired interrupts Co nfigu ri ng for To configure the module to generate interrupts you must first assign an Interru pts interrupt level to the module Levels 1 7 are available with level 7 being the highest level Connect a jumper in two places for the selected level one for the IRQ REQuest line and one for the IRQ ACKnowledge line As shown in Figure 2 12 Chapter 2 jumpers have been installed to select interrupt level 1 IRQ1 Remember both level selects must be the same Gene rating To generate the interrupt request and accept the interrupt acknowledgment Interru pt Req uests from the interrupt handler you must implement the following actions 1 You must provide the interrupt request from your custom circuits by setting the IRQ access point high 1 when the interrupt is to occur 2 Monitor PIACK after setting IRQ
46. nformation which is protected by copyright All rights are reserved No part of this document may be photo copied reproduced or translated to another language without the prior written consent of Hewlett Packard Company HP assumes no responsibility for the use or reliability of its software on equipment that is not furnished by HP Restricted Rights Legend Use duplication or disclosure by the U S Government is subject to restrictions as set forth in subparagraph c 1 ii of the Rights in Technical Data and Computer Software clause in DFARS 252 227 7013 Hewlett Packard Company 3000 Hanover Street Palo Alto California 94304 U S A Rights for non DOD U S Government Departments and Agencies are as set forth in FAR 52 227 19 c 1 2 LCA HEWLETT PA PACKARD HP E1399A Register Based Breadboard Module User s Manual Edition 2 Copyright 1995 Hewlett Packard Company All Rights Reserved HP E1399A Register Based Breadboard Module User s Manual 3 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Documentation History All Editions and Updates of this manual and their creation date are listed below The first Edition of the manual is Edition 1 The Edi tion number increments by whenever the manual is revised Updates which are issued between Editions contain replacement pages to correct or add additional information to the current Edition of the manual Whenever a
47. ng Errors The breadboard module implements the following error fail circuitry e The status register implements bit SR2 as a self test Passed Failed bit see Table 2 4 If SR2 PASSED access point is set low 0 indicating your custom circuit self test either failed or is currently still executing and the SYSFAIL INHBT bit CR1 output of the control register has been set low O then the module sets the backplane SY SFAIL line low true through U21A and USD this is the default If either SYSFAIL INHBT or the PASSED bit are set high SYSFAIL remains high false e The ACFAIL line has been stubbed onto the module from backplane connector P1 pin B3 and is available as a user access point for your convenience BERR Buss ERRor If an invalid bus cycle is discovered this can be asserted instead of DTACK Chapter 3 Using the HP E1399A 47 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Using Other Power Supplies You can use any of the other power supply voltages from a standard VXIbus backplane as described in the VXIbus Specification All of the available voltages have been stubbed onto the breadboard module as user access points Just remember that you must provide your own fusing and filtering on board the module for each power supply you access from the backplane You must also provide adequate cooling for dissipation of the heat generated by the power
48. ng a read status register operation by the BASE 4 enable line set low decoded from address lines A1 A3 and by 26 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com WRITE set high false The information presented to U14 by status lines SRO SR7 is placed on the internal data bus DBO DB7 The user must provide any latches required to latch and hold this information Table 2 5 Status Register Parts Reference HP Part Number Description Designator RP2 1810 0279 Resistor Network 9 by 4 7kOhm U14 1820 3975 IC 74HC541 Octal Line Driver Device Type The Device Type Register is an 8 bit register which contains a Reg ister device dependent module type identifier This field is set on the module by the use of an 8 position DIP switch on the inputs to the data bus line driver U10 as shown in Figure 2 9 Table 2 7 shows the resistor and IC part numbers for a Device Type Register 5 RP2 4 7K 2 3 4 5 6 V 8 8 10 L 5V 1 BASE 4 61 U14 WRITE gt 402 STATUS 00 Za y 8 DBO O 080 STATUS 10 3 2 27 08 DE STATUS 20 3 y3 16 paz 082 STATUS 30 i 3 M YA iS O 083 STATUS 4 O Sas ys i4 084 084 STATUS 50 D 1 vo H DS 085 STATUS 60 8 A7 y7
49. ng and control signals for standard data transfer cycles and interrupt requests acknowledgments Hardware and software reset signals together with a card fail signal have also been implemented DTACK The Data Transfer ACKnowledge DTACK circuitry is centered around the Interface IC U6 A state machine in this IC controls all read and write data transfer cycles Operation begins with the state machine in the idle state See Figure 2 11 for the following discussion Table 2 10 lists the parts for the DTACK circuitry Table 2 10 DTACK Circuitry Parts Reference HP Part Number Description Designator U21C 1820 4643 IC 74HCTO2N Quad 2 input NOR U6 1820 6731 IC Interface PAL U5C 1820 4057 IC 74F38N Quad 2 input NAND Buffer U20C D F 1820 4242 IC 74HCT14 Hex Schmitt Trig Invrtr U6 BASE 4 FROM ADDRESS ADDRESS MATCH 3 CADDR DECODE CIRCUITS DTKINH 4 DTKINH U21C U20C me 10 CONTROL 5 6 10 S RECISTER 050 050 ENABLE SYSCLK 2 CLK Ham Lio E DTACK jsi po 8 18 DTACK DTAC 13 pl LATCH LI LATCH WRITE t DBEN E DATA BUS ENABLE U15 LATCHES A1 A3 WRITE DESABLES THE READ REGISTERS E1399 FIG2 11 Figure 2 11 DTACK Circuitry 30 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com In the first part of the transfer cy
50. nput Power failure BERR Bus ERRor signal SERCLK Synchronizes data transmission on the VMSbus SERDAT Used for VMSbus data transmission Table 2 14 User Access Points Implemented Signals DTACK INH AS SYSFAIL SYSFAIL INH HRESET IRQ LATCH PIACK CADDR Backplane address lines A1 A5 latched ID Register Enable line Device Type Register Enable line Status and Control Registers Enable line User assignable Enable line User assignable Enable line User assignable Enable line User assignable Enable line User assignable Enable line Control Register output lines Breadboard Module internal Data Bus lines Buffered data strobes Status Register pulled up Status Register pulled up Status Register pulled up Status Register pulled up Data bus buffer enable Card RESET software CRO or hardware SYSRESET Data Transfer ACKnowledge DTACK high DTACK low DTACK INHibit Buffered address strobe Card failure signal jumpered to GND SYSFAIL INHibit jumpered to GND Hardware RESET from SYSRESET Interrupt ReQuest line User implemented jumper to ground Latches data into write registers Peripheral Interrupt ACKnowledge line Card ADDRess match Chapter 2 Configuring the HP E1399A 35 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Power Supplies All of the power pins on P1 as shown in Table 2 15 are available on short
51. ns See Figure 2 12 for the following discussion Table 2 11 lists the parts for the Interrupt Circuitry Table 2 11 Interrupt Circuitry Parts Reference HP Part Number Description Designator U21C 1820 4643 IC 74HCTO2N Quad 2 input NOR Gate U6 1820 6731 IC Interface PAL U5A B C 1820 4057 74F38N Quad 2 input NAND Buffer U20B C D F 1820 4242 IC 74HCT14 Hex Schmitt Trig Invrtr The VMEbus interrupt request levels IRQ1 IRQ7 are jumper selectable ENABLE LOGICAL BASE 4 12 11 j 7 5V 9 1 IRQ uma M18 JM20 RP32 o 00 cule ADDRESS BUFFER FROM ADDRESS DECODE CIRCUITS NA 4 7K JM13 JM17 JM19 JMI6 9 lt CONTROL 2 REGISTER ENABLE 1 RQ 7 6 5 4 3 2 1 ACKNOWLEDGE LEVEL U6 SE ACKADDR lt ACKIN IACKIN 5V 8 AS ADDRESS MATCH Sr CADDR DTKINH n 4 DTKINH R W Eos 11051 050 psa SYSCLK 200 PI F ia ackouTH 2 WRITE i DTACK HE n DTACK tarea LATCH DBEN P DATA BUS ENABLE SSS U5B U15 LATCHES A1 A3 208 4 P DTACK 4 R2 30 1K AS po 5 5V WRITE u14 U10 E1399 FIG2 11 Figure 2 12 Interrupt Circuitry only one at a time allowed for both the IRQ request output line IRQ1 IRQ7 and the IRQ acknowledge input line ACKADDR I
52. nteed 888 88 SOURCE www artisantg com Read D16 only min times e TI same LP AS Cri va vd ie 207717 tis cios II 900 Data valid on VME bus DBEN DTACK Ol 125 462 5 62 5 62 5 NOTE Data strobe means aS DSO x DST when going high and DTACKINH high will hold DSO DS1 when going low DTACK cycle here until See hardware diagram DTACHINH goes low sync with SYSCLOCK Figure 3 2 Timing for Reading the Status Register 40 Using the HP E1399A Chapter 3 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Writing Data to Control Register The breadboard module contains circuitry for a control register You can write to this register from the backplane over data lines DO D15 The data is passed to the internal data bus DBO DB15 and then clocked into the control register for use by the custom circuitry on the breadboard at access points CR2 CR7 Control Reg ister Bit Table 3 3 shows the definitions preassigned to control register data bits per Definitions the VXIbus Specification Section C 2 1 1 2 Table 3 3 Control Register Bit Definitions Data Bit s Definitions CRO CR1 CR2 CR14 CR15 CRESET 1 Reset the module User defines reset actions SYSFAIL inhibit 1 Inhibit setting of SYSFAIL Reset 0
53. nterface Circuitry L 1 P1 2 L E1399A FIG2 1 Figure 2 1 HP E1399A Breadboard Module amp Connector Pinout Chapter 2 Configuring the HP E1399A 17 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com 160mm 6 25 in Dg 222mm 8 75in PC Board Length 233 5mm 9 19 in PC Board width Lr User available component area gt Grid Hol I mm QUO O20 Grid Hole Inside Diameter 1 17mm 0 046 in 96mm 3 78in Maximum Lead Length Without Insulatin 1 3mm 0 05in Maximum Component Hieght 11 7mm 0 5in 127 107 0717 Q UUUUU Side View of Mounted Componenis E1399A FIG2 2 Figure 2 2 HP E1399A Dimensions 18 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Cooling The VXIbus Specification requires module manufacturers to establish a Requ irements cooling specification for each of their modules The specification is to consist of 1 the airflow required in liters second for adequate cooling and 2 the pressu
54. ntrol Register 2s oo cee ee RR Ree PRES OO 41 Control Register Bit Oehimuens sack bee ee eed RE ER dete RES 41 Writing to Control Register eeo oos 668 bb bdo eed ee EERE dew dec d 42 MENDE e EOL ORR OE Ro RC e de RE Le 44 Configuring for Intetmpis eco GSR pd do EOE AAA 44 Generating Dntex pt Requests corriera sober ACA ee OR eS 44 HP E1399A Breadboard Module User s Manual Contents 1 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Resetting thie Module eposa Gk ce poA ek ek op on V ee eR e of ded Hardware Reset 2246 ee EERE EELS SEEKS RR s DOTE RES e ah a ahhh kh DE AKER REDEEMER de Oe ee eA Deer EmO oe be eee CR kek ek eh ee ee oe ey es Using Other Power S ppli soe eda korr Re EKER RAR A HP E1I399A Brealboard Specifications o9 oos DR RR A UR ERR ES B HP E1399A Parts List chematie 64444684664 66 XO OR X OES Terminal Block Parts List occiso Breadboaid Parts List sece ge DO me OS dee oR Dw DHEA OR xc eB Backplane Interface SCALE ues d Rx m AR AUR EUR REOR RUE ERED Notes 2 HPE1399A Breadboard Module User s Manual Contents Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Certification Hewlett Packard Company certifies that this product met its published specifications at the time of shipment from the factory Hewlett Packard further certifies that its calibration
55. re drop that occurs across the module when the specified airflow is applied Note It is the user s responsibility to furnish adequate cooling for any module to be used in a V XIbus system Module cooling requirements are described in the VXIbus Specification Rev 1 3 in Section B 7 2 4 Mainframe cooling requirements are discussed in Section B 7 3 5 For ease of integration you should label the airflow requirements for your finished application circuitry on the module For example the label might read 0 3 liters sec 0 2 mm H20 Due to the nature of a breadboard module it is not possible to specify cooling requirements without knowing the application and the amount of power to be dissipated Given the application however cooling requirements may be estimated as follows 1 Determine the airflow required as a function of power dissipation To maintain a 10 C rise approximately 0 08 liters second are required for every watt dissipated For example if a module dissipates 20 watts 1 6 liter second of airflow is required for cooling 2 Establish the relationship between airflow and pressure drop For a breadboard loaded with typical components such as ICs relays and a few heat sinks the curve in Figure 2 3 may be used to determine the pressure drop across the module Determine the pressure drop as the intersection of the curve and the required airflow For example if the airflow required is 1 6 liter second the pressure drop ac
56. requirements of your customs circuitry See Cooling Requirements in Chapter 2 for more information on establishing cooling specifications for your module Recommended power supply voltage applications are listed in Table 3 5 Table 3 5 Power Supply Voltage Applications Supply Application 5 VDC Main power source for all systems Used for supplying power to logic devices 12 VDC General purpose power for switching power converters analog devices and disc drives 12 VDC General purpose power for analog devices 5 VDC Stdby Power to sustain memory clocks etc when 5 V dc is lost User may supply this power if necessary 48 Using the HP E1399A Chapter 3 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Appendix A HP E1399A Breadboard Specifications Mechanical VXlbus Interface Power and Cooling Module Size Weight Connectors Used Number of Slots Used User Component Area Grid Hole Spacing Grid Hole Inside Diameter Max Component Height Maximum Lead Length Device Type VXIbus Interface Capability Interrupt Level Maximum Power Dissipation Power Requirements Watts per Slot 0 7 Kg P1 1 222 mm X 96 cm 8 75 in X 3 78 in 2 54 mm X 2 54 mm 0 1 in X 0 1 in 1 17 mm 0 046 in 12 7 mm 0 5 in above board 1 3 mm 0 05 in below board Register Based Slave Interrupter A16 D16
57. ross a typically populated breadboard will be approximately 0 05 mm H20 4 34 O N gt 24 gt E ad 0 0 2 4 6 Liters Second Figure 2 3 Pressure vs Airflow Chapter 2 Configuring the HP E1399A 19 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Terminal Module An optional terminal module is available for making external connections to the HP 1399A Breadboard Module This module consists of a connector mounted on a breadboard so that you can access the connector pins by soldering wires to the breadboard Figure 2 4 shows the layout of this terminal module Figure 2 5 shows how to make the connections and install the module Warning Since the inputs to the HP 1399A Breadboard Module are through a 96 pin connector and a terminal card assembly limit voltage to 250Vdc 250Vrms For electrical shock protection ensure that the module face plate is securely tightened against the mainframe before installing the terminal card e f E1399A FIG2 4 Figure 2 4 Terminal Module Assembly 20 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Unscrew and Remoye UN 2 Strain Relief gt 1 Pry open with screwdriver A Xs I e Remove Breadboard with Attac
58. roup See Appendix B HP E1399A Parts List Schematic for a complete parts list and for a schematic of the entire backplane interface Note In the discussions of hardware operation that follow a high state 1 is indicated by a positive voltage usually 5 V and a low state 0 is indicated by zero V ground at the specified signal point A mnemonic suffixed with an asterisk such as WRITE indicates inverse logic 0 or low true 1 or high false Address Lines and Figure 2 6 shows the address line and register decoding circuitry while Regi ster Decoding Table 2 1 shows the applicable parts list The HP E1399A Breadboard Module is designed to be used as an A16 D16 device As such only backplane address lines A1 A15 and data lines DO D15 have been implemented on the module To address the module the information present on backplane lines A6 A13 must be identical to the logical address as set by address switch SP1 0 7 These eight bits allow up to 255 different V XIbus logical devices to be selected on a V XIbus system 22 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Table 2 1 Address Lines and Register Decoding Parts
59. ss than one tenth of that about 300 V to destroy or severely damage static sensitive circuits Often static damage does not immediately cause a malfunction but significantly reduces the component s life Adhering to the following precautions will reduce the risk of static discharge damage e Keep the module in its conductive plastic bag when not installed in a VXIbus mainframe Save the bag for future module storage e Before handling the module select a work area where potential static sources are minimized Avoid working in carpeted areas and non conductive chairs Keep body movement to a minimum If possible use a static controlled workstation e Avoid touching any components or edge connectors When you are ready to configure the module remove it from its protective bag and lay it on top of the bag while keeping your free hand in contact with the bag This technique maintains your body and the module at the same static potential e When you install the module keep one hand in contact with the protective bag as you pick up the module with your other hand Then before installing the module move your free hand to a metal surface on the mainframe thus bringing you the module and the mainframe to the same static potential Hardware Description Backplane Connections Module Dimensions Figure 2 1 shows the module with interface circuit components installed As shown the module consists of a circuit board with one backplane
60. ster selections 24 Configuring the HP E1399A Chapter 2 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Data Bus Drivers Note Table 2 2 1 Register Selection A3 A2 A1 Enable Line Register 000 Base 0 ID 001 Base 2 Device Type 010 Base 4 Status Control 011 Base 6 User Assignable 100 Base 8 User Assignable 101 Base A User Assignable 110 Base C User Assignable 111 Base E User Assignable The HP E1399A Breadboard Module is designed to be used as an A16 and a D16 device only As such only backplane address lines A1 A15 and data lines DO D15 have been implemented on the module V XIbus backplane connector P1 contains 16 bi directional data lines labeled DO through D15 The breadboard module connects to these data lines using the circuitry shown in Figure 2 7 Table 2 3 shows the Data Bus Drivers parts list Data buffering is provided for the data lines by two tri state octal bus transceivers U16 buffers DO through D7 and U35 buffers D8 through D15 Note that the data lines are labeled DBO through DB 15 on the module side of the buffers U16 and U35 are enabled during a data bus transfer cycle when DBEN Data Bus Enable goes low true This occurs whenever the breadboard is correctly addressed by a match of the module s logical address as set by SP1 0 7 The direction of data transfer is determined by WRITE When WRITE is low a wr
61. tions 16 Backplane Interface Circuitry 22 Backplane Interface Diagram 11 Backplane Interface Features 10 Block Diagram 11 Breadboard Description 10 Breadboard Features 10 Buffering 12 C Certification 3 Comment sheet reader 7 Components Mounting 13 Configuring Interrupts 44 Conformity declaration 5 Connectors 13 Control Register 12 29 41 Control Signals 34 Cooling Requirements 19 D Data Bus Drivers 25 Data Lines 10 Declaration of conformity 5 Description 10 16 Detecting Errors 47 Device Type Register 12 25 27 Dimensions 16 Documentation history 4 DTACK 12 30 Index HP E1399A Breadboard Module User s Manual E Errors 47 F Features 10 G Generating Interrupts 44 H Hardware 13 ID Register 12 Interrupt Interface 12 Interrupts 30 44 L Logical Address 24 Module Description 10 16 Module Dimensions 16 Module Features 10 Module Reset 12 47 Module Terminal 20 P Parts List 52 Power Supplies 36 48 Power Supply 12 HP E1399A Breadboard Module User s Manual Index 57 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com R Read Write Register 12 Reader comment sheet 7 Reading Data 37 Reading the Status Register 39 Register Decoding 10 22 Registers Control 29 Control Register 41 Device Type 27 Reading 37 Status 26 37 Writing 41 Reset 12 47 S Safety warnings 4 Schematic 52 Specifications 49 5
62. ts of the status register onto the backplane you must implement the following signal and control lines 1 Address the module correctly by placing the data shown in Table 3 2 on the backplane address lines Table 3 2 Backplane Address Lines Status Register Line s Data Required Lines A1 A3 Must be set low high low 010 to select the BASE 4 enable line BASE 4 provides one half of the enable function for line driver U7 See Table 2 2 in Chapter 2 Lines A4 A5 Must both be low 0 to enable 3 to 8 line decoder U8 Lines A6 A13 Must equal the logical address of the module as set on DIP switch SP1 Lines A14 A15 Must always be set high 1 to access the upper 16K of address space Lines AMO AM5 Must be set to either hexadecimal 29 101001 or hexadecimal 2D 10 1101 Refer to the VMEbus Specification and the VXIbus Specification Rule C 2 10 Line LWORD Must always be set high false since this is a D16 device short word transfer 16 bits or less 2 This is a read operation so WRITE must remain high false to provide the second half of the U14 enable function 3 Set IACK high false to enable address equality detector U18 4 Set both data strobes DSO and DS1 low true to indicate a 16 bit data transfer Figure 3 2 shows timing required for the Interface IC U6 control and signal lines Chapter 3 Using the HP E1399A 39 Artisan Technology Group Quality Instrumentation Guara
63. usses operation of the backplane interface circuits on the module It also provides a typical application example showing user circuits connected to the backplane interface circuits e Chapter 3 Using the HP E1399A shows how to use the module in a VXIbus system e Appendix A HP E1399A Breadboard Specifications lists the hardware specifications for the HP E1399A module e Appendix B HP E1399A Parts List Schematic provides HP part numbers and descriptions of all parts required by the HP E1399A It also includes a complete schematic of the E1399A digital backplane interface Specification Compliance Warranty Warning The HP E1399A Breadboard Module is designed in full compliance with the VMEbus Specification Revision C 1 and the V XIbus specification Revision 1 3 The HP E1399A warranty statement located at the front of this manual is different from the standard Hewlett Packard warranty for the HP E1300A E1301 A mainframe and other plug in modules Hewlett Packard is only responsible for defEcts in materials and workmanship of the blank circuit board and supplied hardware Hewlett Packard is not responsible for the performance of your custom designed circuitry Hewlett Packard is not responsible for damage to or improper operation of your VXI mainframe or other plug in modules caused by the HP E1399A Breadboard Module Chapter 1 HP E1399A Introduction 9 Artisan Technology Group Quality Instrumentation Guarant
64. vice dependent That is they can represent any condition that you define The inputs to the status register are provided by the user from the custom circuitry on the module Access points SRO SR7 are provided on the module to tie into the status register as shown in Figure 3 1 You must add latches to the circuitry if you need to latch your status bits to catch a transient condition Otherwise you can tie into the status register line drivers directly at the access points provided Chapter 3 Using the HP E1399A 37 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Table 3 1 Status Register Bit Descriptions Data Bit s Defintions SRO SR1 Device Dependent User assignable SR2 0 Failed Executing Self Test 1 Passed Self Test SR3 If 0 ands Passed bit 1 Extended Self Test Active SR4 SR7 Device Dependent User Assignable SRO SR7 lt 0 E1399A FIG3 1 RPe U14 U13 Figure 3 1 Status Register Access Points Using the HP E1399A Chapter 3 Artisan Technology Group Quality Instrumentation Guaranteed 888 88 SOURCE www artisantg com Reading the Status For example assume you need to use up to 8 bits of the status register To Reg ister latch your status data and then read the 8 bit conten

Download Pdf Manuals

image

Related Search

Related Contents

Digitus AL-9E2000-15I fiber optic cable  scala rider G9 DE  Touchnage®2  2015.10.14 Manual del Usuario Horizons (ESPAÑOL) FAU  Descargar - Infra del Sur  Mini Live 4G Owner`s Manual  2ページ    Infinity Reference REF 6953I Car Component System  Samsung NX300 (18-55 mm) Kasutusjuhend  

Copyright © All rights reserved.
Failed to retrieve file