Home
Transcend 128MB SDRAM 144Pin SO-DIMM PC133 Unbuffer Non-ECC Memory
Contents
1. Row Addr Row Address Read amp Auto Precharge Disable Auto Precharge Disable Disable Column Address Column Address Auto Precharge Enable Ao As 4 5 Write amp Auto Precharge Disable Column Address Column Address Auto Precharge Enable Auto Precharge Enable Enable Ao As 4 5 Burst Stop 0O X 6 C E Precharge _ eank Seleofon a e e asl Clock Suspend or Active Power Down Precharge Power Tre i PX DQM V Valid X Don t Care H Logic High L Logic Low Note 1 OP Code Operand Code Ao A11 BAo BA1 Program keys MRS 2 MRS can be issued only at all banks precharge state A new command can be issued after 2 CLK cycles of MRS 3 Auto refresh functions are as same as CBR refresh of DRAM The automatical precharge without row precharge command is meant by Auto Auto self refresh can be issued only at all banks precharge state 4 BAo BA1 Bank select address If both BAo and BA are Low at read write row active and precharge bank A is selected If both BAo is Low and BA1 is High at read write row active and precharge bank B is selected If both BAo is High and BA is Low at read write row active and precharge bank C is selected If both BAo and BA1 are High at read write row active and precharge bank D is selected If A10 AP is High at row precharge BAo and BA1 is ignored and all banks are selected 5 During burst read or write wit
2. 27 Vcc 75 Vss 123 DQ25 28 Vcc 76 Vss 124 DQ57 29 AO 77 CB2 125 DQ26 30 A3 78 CB6 126 DQ58 31 A1 79 CB3 127 DQ27 32 A4 80 CB7 128 DQ59 33 A2 81 Vcc 129 Vcc 34 A5 82 Vcc 130 Vcc 35 Vss 83 DQ16 131 DQ28 36 Vss 84 DQ48 132 DQ60 37 DQ8 85 DQ17 133 DQ29 38 DQ40 86 DQ49 134 DQ61 39 DQ9 87 DQ18 135 DQ30 40 DQ41 88 DQ50 136 DQ62 41 DQ10 89 DQ19 137 DQ31 42 DQ42 90 DQ51 138 DQ63 43 DQ11 91 Vss 139 Vss 44 DQ43 92 Vss 140 Vss 45 Vcc 93 DQ20 141 SDA 46 Vcc 94 DQ52 142 SCL 47 DQ12 95 DQ21 143 Vcc 48 DQ44 96 DQ53 144 Vcc Please refer Block Diagram Transcend information Inc 144PIN PC133 Unbuffered SO DIMM TS16MSS64V6C 128MB With 8Mx16 CL3 Block Diagram AO A11 BAOZBAJ A0 11 BA0 1 A0 11 BA0 1 ef A0 11 BA0 1 DQ0 DQ63 DQ0 15 DQ0 15 DQO0 15 RAS ICAS MNE fall icso T ickEo id ICLKO _ DQO0 15 RAS RAS CAS 8Mx16 CS1 CKE1 CLK1 AO 11 BA0 1 DQO0 15 A0 11 BA0 1 DQO0 15 This technical information is based on industry standard data and tests believed to be reliable However Transcend makes no warranties either expressed or implied as to its accuracy and assume no liability in connection with the use of this product Transcend reserves the right to make changes in specifications at any time without prior notice Transcend information Inc 144PIN PC133 Unbuffered SO DIMM TS16MSS64V6C 128MB With 8Mx16 CL3 ABSOLUTE MAXIMUM RATINGS Parameter
3. Row address strobe ICAS Column address strobe I WE Write Enable DQMO 7 DQM Vcc Power Supply Vss Ground SDA Serial Address Data I O SCL Serial Clock NC No Connection Transcend information Inc TS16MSS64V6C Placement O Dimensions 144PIN PC133 Unbuffered SO DIMM 128MB With 8Mx16 CL3 O iw PCB 09 6755 Side Millimeters Inches A 67 60 0 200 2 661 0 008 B 32 80 1 291 C 23 20 0 913 D 4 60 0 181 E 3 30 0 130 F 2 50 0 098 G 4 00 0 157 H 6 00 0 236 20 00 0 787 J 29 21 0 200 1 150 0 008 K 1 00 0 100 0 039 0 004 Refer Placement Transcend information Inc 144PIN PC133 Unbuffered SO DIMM TS16MSS64V6C 128MB With 8Mx16 CL3 Pinouts Pin Pin Pin Pin Pin Pin Pin Pin Pin Pin Pin Pin No Name No Name No Name No Name No Name No Name 01 Vss 49 DQ13 97 DQ22 02 Vss 50 DQ45 98 DQ54 03 DQO 51 DQ14 99 DQ23 04 DQ32 52 DQ46 100 DQ55 05 DQ1 53 DQ15 101 Vcc 06 DQ33 54 DQ47 102 Vcc 07 DQ2 55 Vss 103 A6 08 DQ34 56 Vss 104 A7 09 DQ3 57 CBO 105 A8 10 DQ35 58 CB4 106 BAO 11 Vcc 59 CB1 107 Vss 12 Vcc 60 CB5 108 Vss 13 DQ4 61 CLKO 109 AQ 14 DQ36 62 CKEO 110 BA1 15 DQ5 63 Vcc 111 A10 16 DQ37 64 Vcc 112 A11 17 DQ6 65 RAS 113 Vcc 18 DQ38 66 CAS 114 Vcc 19 DQ7 67 WE 115 DQM2 20 DQ39 68 CKE1 116 DQM6 21 Vss 69 CSO 117 DQM3 22 Vss 70 A12 118 DQM7 23 DQMO 71 CS1 119 Vss 24 DQM4 72 A13 120 Vss 25 DQM1 73 NC 121 DQ24 26 DQM5 74 CLK1 122 DQ56
4. DRAM Width 0 00 15 Min Clock Delay Back to Back Random Address 1 clock 01 16 Burst Lengths Supported 1 2 4 8 amp Full page 8F 17 Number of banks on each SDRAM device 4 bank 04 18 CAS Latency 2 amp 3 06 19 CS Latency 0 clock 01 20 Write Latency 0 clock 01 21 SDRAM Module Attributes Non Buffer 00 22 SDRAM Device Attributes General cha ee 0E Burst 23 SDRAM Cycle Time 2 highest CL 10n AO 24 SDRAM Access from Clock 2 highest CL 6ns 60 25 SDRAM Cycle Time 3 highest CL 00 26 SDRAM Access from Clock 3 highest CL 00 27 Minimum Row Precharge Time 20ns 14 28 Minimum Row Active to Row Activate 15ns OF 29 Minimum RAS to CAS Delay 20ns 14 30 Minimum RAS Pulse Width 45ns 2D 31 Density of Each Bank on Module 64MB 10 32 Command Address Setup Time 1 5ns 15 33 Command Address Hold Time 0 8ns 08 34 Data Signal Setup Time 1 5ns 15 35 Data Signal Hold Time 0 8ns 08 Transcend information Inc 10 TS16MSS64V6C 144PIN PC133 Unbuffered SO DIMM 128MB With 8Mx16 CL3 36 61 Superset Information 00 62 SPD Data Revision Code JEDEC Ver2 02 63 Checksum for Bytes 0 62 97 97 64 71 Manufacturers JEDEC ID Code per JEP 108E Transcend TF 4F 72 Manufacturing Location T 54 54 53 31 36 4D 53 73 90 Manufacturers Part Number TS16MSS64V6C 53 36 34 56 36 43 20 20 20 20 20 20 91 92 Revision Code 0 93 94 _ Manufacturing Date By Ma
5. IN3 15 25 pF Input capacitance CLKO 1 CIN4 15 21 pF Input capacitance CSO 1 CIN5 15 25 pF Input capacitance DQM0 DQM 7 CIN6 10 12 pF Data input output capacitance DQ0 DQ63 COUT 10 12 pF Transcend information Inc TS16MSS64V6C DC CHARACTERISTICS Recommended operating condition unless otherwise noted TA 0 to 70 C 144PIN PC133 Unbuffered SO DIMM 128MB With 8Mx16 CL3 Parameter Symbol Test Condition Value Unit Note Operating Current Icc1 Burst Length 1 720 mA 1 One Bank Active tRc gt tRC min loL OmA Precharge Standby Current jIcc2P CKE lt ViL max tcc 10ns 8 mA inpower down mode Icc2PS CKE amp CLK lt ViL max tcc 8 Precharge Standby Current Icc2N CKE gt ViH min CS gt ViH min tcc 10ns 160 mA in non power down mode Input signals are changed one time during 20ns Icc2NS_ CKE ViH min CLK lt ViL max tcc lt 56 Input signals are stable Active Standby Current Icc3P CKE lt ViL max tcc 10ns 40 mA M owen rae IccaPS CKE amp CLK lt Vimax tcc 40 Active Standby Current Icc3N CKE2ViH min CS ViH min tcc 10ns 240 mA in non power down mode Input signals are changed one time during 20ns One Bank Active Icc3NS_ CKE ViH min CLK lt ViIL max tcc 160 Input signals are stable Operating Current Icc4 lOL 0 mA mA 1 Burst Mode Page Burst 840 tcen 2CLKs Self Refresh Current ICC6 CKE lt 0 2V 12 mA Note Module IDD was calculat
6. Symbol Value Unit Voltage on any pin relative to Vss VIN VOUT 1 0 4 6 V Voltage on VDD supply relative to Vss VDD VDDQ 1 0 4 6 V Storage temperature TSTG 55 150 C Power dissipation PD 8 W Short circuit current Los 50 mA Mean time between failure MTBF 50 year Temperature Humidity Burning THB 85 C 85 Static Stress C Temperature Cycling Test TC 0 C 125 C Cycling C Note Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded Functional operation should be restricted to recommended operating condition Exposure to higher than recommended voltage for extended periods of time could affect device reliability DC OPERATING CONDITIONS AND CHARACTERISTICS Recommended operating conditions Voltage referenced to Vss 0V TA 0 to 70 C Parameter Symbol Min Typ Max Unit Note Supply voltage VDD 3 0 3 3 3 6 V Input high voltage VIH 2 0 3 0 VDD 0 3 V 1 Input low voltage VIL 0 3 0 0 8 V 2 Output high voltage VOH 2 4 V OH 2MA Output low voltage VOL 0 4 V IOL 2MA Note 1 VIH max 5 6V AC The overshoot voltage duration is lt 3ns 2 VIL min 2 0V AC The undershoot voltage duration is lt 3ns CAPACITANCE voo 3 3V Ta 23 C f 1MHz VREF 1 4V 200mV Parameter Symbol Min Max Unit Input capacitance A0 A11 BAO BA1 CIN1 25 45 pF Input capacitance RAS CAS WE CIN2 25 45 pF Input capacitance CKEO 1 C
7. TS16MSS64V6C 144PIN PC133 Unbuffered SO DIMM 128MB With 8Mx16 CL3 Description The TS16MSS64V6C is a 16M bit x 64 Synchronous Dynamic RAM high density memory module The TS16MSS64V6C_ consists of 8 piece of CMOS 2Mx16bitsx4banks Synchronous DRAMs in TSOP II 400mil packages and a 2048 bits serial EEPROM on a 144 pin printed circuit board The TS16MSS64V6C is a Dual In Line Memory Module and is intended for mounting into 144 pin edge connector sockets Synchronous design allows precise cycle control with the use of system clock I O transactions are possible on every clock cycle Range of operation frequencies programmable latencies allows the same device to be useful for a variety of high bandwidth high performance memory system applications Features e Performance Range PC133 e Burst Mode Operation e Auto and Self Refresh e Serial Presence Detect SPD with serial EEPROM e LVTTL compatible inputs and outputs e Single 3 3V 0 3V power supply e MRS cycle with address key programs Latency Access from column address Burst Length 1 2 4 8 amp Full Page Data Sequence Sequential amp Interleave e All inputs are sampled at the positive going edge of the system clock Pin Identification Symbol Function AO A11 Address inputs BAO BA1 Select Bank DQ0 DQ63 Data inputs outputs CLKO CLK1 Clock Input CKEO CKE1 Clock Enable Input CS0 CS1 Chip Select Input RAS
8. ed on the basis of component IDD and can be differently measured according to DQ loading cap Transcend information Inc 144PIN PC133 Unbuffered SO DIMM TS16MSS64V6C 128MB With 8Mx16 CL3 AC OPERATING TEST CONDITIONS voo 3 3V 0 3V TA 0 to 70 C Parameter Value Unit AC Input levels VIH VIL 2 4 0 4 V Input timing measurement reference level 1 4 V Input rise and fall time tr tf 1 1 ns Output timing measurement reference level 1 4 V Output load condition See Fig 2 o ow 1200 Ohm 50 Ohm Output Vox DC 2 4V loH 2MA Output _Z0 50 Ohm Vou DC 0 4V lo 2mA 50pF 50pF 870 Ohm Fig 1 DC Output Load Circuit Fig 2 AC Output Load Circuit OPERATING AC PARAMETER AC operating conditions unless otherwise noted Parameter Symbol Value Unit Note Row active to row active delay tRRD min 15 ns 1 RAS to CAS delay tRCD min 20 ns 1 Row precharge time tRP min 20 ns 1 oo tRAS min 45 ns 1 Row active time tRAS max 100 us Row cycle time Operation tRC min 65 ns 1 Last data in to new col address delay tCDL min 1 CLK 2 Last data in to row precharge tRDL min 2 CLK 2 Last data in to burst stop tBDL min 1 CLK 2 Col address to col address delay tccD min 1 CLK 3 Number of valid output data 2 ea 4 Note 1 The minimum number of clock cycles is determined by dividing the minimum t
9. h auto precharge new read write command can not be issued Another bank read write command can be issued after the end of burst New row active of the associated bank can be issued at tRP after the end of burst 6 Burst stop command is valid at every burst length 7 DQM sampled at positive going edged of a CLK masks the data in at the very CLK Write DQM latency is 0 but makes Hi Z state the data out of 2 CLK cycles after Read DQM latency is 2 Transcend information Inc TS16MSS64V6C Serial Presence Detect Specification 144PIN PC133 Unbuffered SO DIMM 128MB With 8Mx16 CL3 Serial Presence Detect Byte No Function Described Standard Specification Vendor Part 0 of Bytes Written into Serial Memory 128bytes 80 1 Total of Bytes of S P D Memory 256bytes 08 2 Fundamental Memory Type SDRAM 04 3 of Row Addresses on this Assembly AO A11 oC 4 of Column Addresses on this Assembly A0 A8 09 5 of Module Banks on this Assembly 2 banks 02 6 Data Width of this Assembly 64bits 40 7 Data Width Continuation 0 00 8 Voltage Interface Standard of this Assembly LVTTL3 3V 01 9 SDRAM Cycle Time highest CAS latency 7 5ns 75 10 SDRAM Access from Clock highest CL 5 4ns 54 11 DIMM configuration type non parity ECC DIMM 00 12 Refresh Rate Type 15 625us Self Refresh 80 13 Primary SDRAM Width X16 10 14 Error Checking S
10. ime required with clock cycle time and then rounding off to the next higher integer 2 Minimum delay is required to complete write 3 All parts allow every cycle column address change 4 In case of row precharge interrupt auto precharge and read burst stop Transcend information Inc 144PIN PC133 Unbuffered SO DIMM TS16MSS64V6C 128MB With 8Mx16 CL3 AC CHARACTERISTICS AC operating conditions unless otherwise noted Refer to the individual component not the whole module Parameter Symbol Unit Note Min Max CLK cycle time tcc 7 5 1000 ns 1 CLK to valid tSAC 5 4 ns 1 2 output delay Output dat ei toH 2 7 ns 2 hold time CLK high pulse width tCH 2 5 ns 3 CLK low pulse width tCL 2 5 ns 3 Input setup time tss 1 5 ns 3 Input hold time tSH 0 8 ns 3 CLK to output in Low Z tSLZ 1 ns 2 CLK to output bas tSHZ 5 4 ns in Hi Z Note 1 Parameters depend on programmed CAS latency 2 If clock rising time is longer than 1ns tr 2 0 5 ns should be added to the parameter 3 Assumed input rise and fall time tr amp tf 1ns If tr amp tf is longer than 1ns transient time compensation should be considered i e tr tf 2 1 ns should be added to the parameter Transcend information Inc 144PIN PC133 Unbuffered SO DIMM TS16MSS64V6C 128MB With 8Mx16 CL3 SIMPLIFIED TRUTH TABLE fete ieee ENEI e a 2d Auto Refresh Retes L L i ES Refresh Self tr Bank Active amp
11. nufacturer Variable 95 98 _ Assembly Serial Number By Manufacturer Variable 99 125 Manufacturer Specific Data 0 126 Intel Specification Frequency 64 127 Intel Specification CAS Latency Clock Signal Support CL 2 amp 3 Clock 0 1 C6 128 Unused Storage Locations Open FF Transcend information Inc 11
Download Pdf Manuals
Related Search
Related Contents
第23期 期末のご報告 - Honyaku Center Inc. 1 Instructions for Web SRL`s Warning! 2 FallTech Murphy TDX6 User's Manual 取扱説明書 - 1.25 MB Pyle PPA15 Foyer au gaz encastrable panoramique à évacuation Manual Web Plancha SteamPro 8200 Nokia 6700 Cell Phone User Manual E1205 User Manual - Avery Weigh Guide To Heat Pump Water Heating Copyright © All rights reserved.
Failed to retrieve file